# $3^{rd}$ Laboratory: "STATIC INSTRUCTIONS SCHEDULING"

Computer Architecture and Engineering (3<sup>rd</sup> year) E.T.S. de Ingeniería Informática (ETSINF) Dpto. de Informática de Sistemas y Computadores (DISCA)

### Goal:

• Know, understand and apply some static instructions scheduling techniques.

# **Assignment:**

## The simulator of the MIPS computer with multicycle instructions

The simulator **mips-m** enables the execution of programs written using the MIPS assembler. It support a subset of the MIPS instruction set, including integer and floating-point instructions. The set of supported instructions is detailed in the annex of this lab.

The simulated processor does not integrate dynamic instruction scheduling. Solving data hazards is performed by inserting stalls or applying the forwarding technique, with stall insertion whenever necessary. Control hazards can be solved inserting stall, with *predict-not-taken* or using the delayed branch technique, with a *delay-slot* of one, two or three instructions. For the execution of multicycle instructions it is available a load/store unit, a multiplication operator, an adder and a comparison operator. All of them are pipelined and their latency can be configured.

The simulator executes using the following command line:

#### where:

- <results> conditions how the result of the simulation will be shown. There are two options:
  - time: Shows in the terminal the execution. time.
  - **final**: Shows in the terminal the execution time, registers and memory content after the execution of the program.
  - html(\*): Generates several html files with the state of the execution step by step and the final results. These results can be seen by opening the file index.html in a web browser. This is the default option.
- <data-hazards> Signals how data hazards are solved. There exist three options:
  - **n**: There is no logic for solving data hazards.

- p: Data hazards are solved by inserting stalls.
- **c**(\*): Data hazards are solved using shorcircuits, and inserting also the necessary stalls. This is the default option.
- <control hazards> Signal how control hazards are solved. There exist three options: cómo se resuelven los riesgos de control. Hay tres opciones:
  - p: They are solved by inserting stalls.
  - t(\*): They are solved using the *predict-not-taken* technique. This is the default option.
  - **3**: They are solved using the delayed branch technique, with a *delay-slot*=3.
  - 2: They are solved using the delayed branch technique, with a *delay-slot*=2.
  - 1: They are solved using the delayed branch technique, with a *delay-slot*=1.
- <lat> indicates the latency of the multicycle floating-point pipelined operator. It must be of at least 2 cycles:
  - *l*: Load/store operator. By default, 2 cycles.
  - a: Add/sub operator. By default, 4 cycles.
  - *m*: Mult/div operator. By default, 7 cycles.
  - *k*: Comparison operator. By default, 4 cycles.
- <file.s> is the name of the file containing the assembler code to execute.

## Example of a MIPS program

Find following the assembler code of a loop adding an escalar value to an array stored in memory ( $\vec{Z} = a + \vec{Y}$ , bucle DAPY).

```
start:
        dadd r1, r0, y
                      ; r1 contains address y
        dadd r2, r0, z
                        ; r2 contains address z
        l.d f0,a(r0)
                          ; f0 contains a
        dadd r3, r1, #512 ; 64 elements are 512 bytes
loop:
        1.d f2,0(r1)
        add.d f4, f0, f2
        s.d f4, 0(r2)
        dadd r1, r1, #8
        dadd r2, r2, #8
        dsub r4, r3, r1
        bnez r4, loop
                         ; delay slot, if necessary
        nop
        trap #0
                        ; Program end
```

This program is stored in file dapy.s. It can be executed, showing its execution results in html files and solving data and control hazards through short-circuits and *predict-not-taken* respectively, using the following command:

```
mips-m -s html -d c -c t -f dapy.s
```

Then, opening file index.html using a web browser will show the configuration of the processor, the initial memory content and also several links enabling a navigation through results:

- <u>INICIO</u>. Shows the processor configuration and the initial memory content.
- <u>FINAL</u>. Shows performance results after executing programs, the processor configuration and the final content of memory. Checking the final memory content enables verifying the proper execution of the program.
- <u>Estado</u>. Shows the state of the execution unit in a given cycle, indicating which instruction is hold by each processor stage. Events and control signal that are activated in the processor (hazards, short-circuits) are also shown. Finally, it is also provided the content of registers and memory at the end of the analyzed cycle. In this page one can find links to the state pages corresponding to 1 or 5 cycles before or after the current one. The page also shows the instructions—time diagram.
- Cronograma. Shows the instructions—time diagram of the program execution. The last cycle shown corresponds to the current cycle. In this page one can find links corresponding to diagrams located at 1 or 5 cycles before or after the current one. The page also shows the state of the processor.

Figure 1 shows the content of the generated *index.html* file. It shows the size of the register file and the latencies related to the multicycle units. First, the size of the register file and the latencies of the multicycle units are shown. It is also reported the initial content of the data and instructions memory zone.

Following the link <u>FINAL</u> will open file *final.html*. Figure 2 shows its content in our example. First, the execution performance results are reported: execution time, executed instructions, CPI, floating point operations and floating point operations per cycle. Then, the configuration of the processor is shown and it is reported the final content of the data and instructions memory. In the right side of the figure one can see that, the resulting array starts at memory location z, thus enabling the verification of the program correctness.

If the link <u>Estado</u> is followed, file *estadoXXX.html* will be opened, where XXX represents the execution cycle, starting at "001". Figure 3 shows its content for cycle 23 of our example. First, they are shown the links to pages *index.html* and *final.html*. Links to files representing the state of the computer 5 cycles before ([-5]), the cycle before ([-1]), the following cycle ([+1]) and 5 cycles after ([+5]) are also available. It is also shown a link to the instructions—time diagram until the current cycle (<u>Crono</u>). Then, execution unit stages are shown, indicating which instruction is in each stage. Empty stages held the equivalent to a hop instruction (-nop-). Since integer and floating point registers files are separated, it is possible to have until one integer and one floating point instruction in the WB stage. Control signals activated when a hazard is detected are also shown. The short-circuits

| INICIO FINAL Estado |        | Cronograma   | Programa: dapy.s |
|---------------------|--------|--------------|------------------|
| Estructuras         |        | Latencias    |                  |
| Nombre              | Tamaño | Unidad       | Latencia         |
| Registros           | 32     | L/S FP       | 2                |
|                     |        | Suma FP      | 4                |
|                     |        | Mul FP       | 7                |
|                     |        | Comp FP      | 4                |
|                     |        |              |                  |
| Memoria de d        | atos   | Memoria de i | nstrucciones     |
| Dirección           | Datos  | Dirección    | Instrucciones    |
| y:0                 | 0.00   | start:0      | dadd r1,r0,#0    |
| 8                   | 1.00   | 1            | dadd r2,r0,#512  |
| 16                  | 2.00   | 2            | l.d f0,1024(r0)  |
| 24                  | 3.00   | 3            | dadd r3,r1,#512  |
| 32                  | 4.00   | loop:4       | l.d f2,0(r1)     |
| 40                  | 5.00   | 5            | add.d f4,f0,f2   |
| 48                  | 6.00   | 6            | s.d f4,0(r2)     |
| 56                  | 7.00   | 7            | dadd r1,r1,#8    |
| 64                  | 8.00   | 8            | dadd r2,r2,#8    |
| 72                  | 9.00   | 9            | dsub r4,r3,r1    |
| 80                  | 10.00  | 10           | bnez r4, -7      |
| 88                  | 11.00  | 11           | nop              |
| 96                  | 12.00  | 12           | trap 0           |
| 104                 | 13.00  |              |                  |
| 112                 | 14 00  |              |                  |

Figura 1: Content of file index.html

applied also does. Then, one can see the content of integer registers (R0 to R31), floating point registers (F0 to F31) and the floating point state register (FPSR). Finally, the content of the data memory is shown. Files containing the state of the processor enable a step by step execution of the program. This is how the assembler code that written by anyone can be debugged.

Following the link Cronograma will open the file *cronoXXX.html*, where XXX represent the execution cycle, starting at "001". Figure 4 shows its content for cycle 23 in our example. As can be seen, it is shown the instructions–time diagram corresponding to the execution of the program until the considered cycle. One can also move to one or five cycles before and after the current one. In addition, the state of the current cycle (link Estado) can be analyzed or one can directly go to the state corresponding to one of the cycles (using the links in the upper part of the instructions–time diagram).

After executing the program, check that it has been stored in the address labelled as z a 64 data array with the expected content. Note the execution time of the program and the resulting CPI.

# Program modification using static instructions scheduling

#### 1. Loop unrolling

Basically, the *loop unrolling* technique replicates the base code of a loop several times, decreasing the number of resulting iterations.

In our example, since the maximum number of stalls required to solve the RAW

32

14.00

112

Registros

| INICIO | ) FINA  | AL Est | <u>ado</u> | Cron    | ogra | <u>ma</u> Pro | gran | na: dapy | .s         |     |
|--------|---------|--------|------------|---------|------|---------------|------|----------|------------|-----|
| Ciclos | Instruc | ciones | Ins.       | Enteras | Ins. | Multiciclo    | CPI  | Op. CF   | Op. CF/cid | clo |
| 903    | 454     |        | 261        |         | 193  |               | 1.99 | 64       | 0.07       |     |
|        |         |        |            |         |      |               |      |          |            |     |
| Estruc | turas   |        |            | Latenci | as   |               |      |          |            |     |
| Nomb   | re T    | Гатаñо | )          | Unidad  | i    | Latencia      |      |          |            |     |

L/S FP Suma FP Mul FP Comp FP

|          |    |       | Compir     | 7             |
|----------|----|-------|------------|---------------|
|          |    |       |            |               |
| Memoria  | de | datos | Memoria de | instruccione  |
| Direcció | n  | Datos | Dirección  | Instruccione  |
| y:0      | )  | 0.00  | start:0    | dadd r1,r0,#  |
| 8        | 3  | 1.00  | 1          | dadd r2,r0,#  |
| 16       | 5  | 2.00  | 2          | l.d f0,1024(1 |
| 24       | 1  | 3.00  | 3          | dadd r3,r1,#  |
| 32       | 2  | 4.00  | loop:4     | l.d f2,0(r1)  |
| 40       | )  | 5.00  | 5          | add.d f4,f0,f |
| 48       | 3  | 6.00  | 6          | s.d f4,0(r2)  |
| 56       | 5  | 7.00  | 7          | dadd r1,r1,#  |
| 64       | 1  | 8.00  | 8          | dadd r2,r2,#  |
| 72       | 2  | 9.00  | 9          | dsub r4,r3,r1 |
| 80       | )  | 10.00 | 10         | bnez r4, -7   |
| 88       | 3  | 11.00 | 11         | nop           |
| 96       | 5  | 12.00 | 12         | trap 0        |
| 104      | 1  | 13.00 |            |               |

| z:512 | 1.00  |
|-------|-------|
| 520   | 2.00  |
| 528   | 3.00  |
| 536   | 4.00  |
| 544   | 5.00  |
| 552   | 6.00  |
| 560   | 7.00  |
| 568   | 8.00  |
| 576   | 9.00  |
| 584   | 10.00 |
| 592   | 11.00 |
| 600   | 12.00 |
| 608   | 13.00 |
| 616   | 14.00 |
| 624   | 15.00 |
| 632   | 16.00 |
| 640   | 17.00 |
| 648   | 18.00 |
| 656   | 19.00 |
| 664   | 20.00 |
| 672   | 21.00 |
| 600   | 00.00 |

Figura 2: Content of file final.html

hazard is 3 cycles, the code of the loop  $\vec{Z} = a + \vec{Y}$  must be replicated 4 times, as shown hereafter. It must be noted that some registers have been renamed to delete name dependences:



Figura 3: Content of file estado023.html

```
s.d f8,8(r2)
l.d f10,16(r1)
add.d f12,f0,f10
s.d f12,16(r2)
l.d f14,24(r1)
add.d f16,f0,f14
s.d f16,24(r2)
dadd r1,r1,#32
dadd r2,r2,#32
dsub r4,r3,r1
bnez r4,loop
nop ; delay slot, if necessary
trap #0 ; Program end
```

This program is stored in file dapyul.s. Execute this new program:

```
mips-m -s html -d c -c t -f dapyul.s
```

Check the correctness of the result and note the execution time. Calculate the resulting CPI. Quantify the speedup with respect to the original program.

That code can be easily modified to eliminate all data hazards, and fill the *delay slot* with a useful instruction:



Figura 4: Content of file crono023.html

```
start:
         dadd r1, r0, y
                            ; r1 contains the address of y
         dadd r2, r0, z
                                  contains the address of z
                            ; r2
         1.d f0,a(r0)
                            ; f0 contains a
         dadd r3, r1, #512
                            ; 64 elements are 512 bytes
loop:
         1.d f2,0(r1)
         1.d f6,8(r1)
         1.d f10, 16(r1)
         1.d f14,24(r1)
         add.d f4, f0, f2
         add.d f8, f0, f6
         add.d f12, f0, f10
         add.d f16, f0, f14
         s.d f4,0(r2)
         s.d. f8, 8(r2)
         s.d f12, 16(r2)
         s.d f16,24(r2)
         dadd r1, r1, #32
         dsub r4, r3, r1
         bnez r4, loop
         dadd r2, r2, #32
         trap #0
                           ; Program end
```

This program is stored in file dapyu.s. Execute the program considering that control hazards are managed using the delayed branch technique with a *branch delay slot* of 1 instruction:

```
mips-m -s html -d c -c 1 -f dapyu.s
```

Check the correctness of the result and note the execution time. Calculate the resulting CPI. Quantify the speedup with respect to the original program.

#### 2. Software pipelining.

Basically, *software pipelining* replaces the original loop by another one where executed instructions belong to different iterations of the original loop, which eliminates hazards.

The modified version of the loop  $\vec{Z} = a + \vec{Y}$  is the following one:

```
start:
        dadd r1, r0, y ; r1 contains the address of y
        dadd r2,r0,z
1.d f0,a(r0)
                          ; r2 contains the address of z
                          ; f0 contains a
        dadd r3, r1, #512 ; 64 elements are 512 bytes
prepara:
        1.d f2,0(r1)
        add.d f4, f0, f2
        1.d f2,8(r1)
        dadd r1, r1, #16
loop:
        s.d f4, 0(r2)
        add.d f4,f0,f2
        1.d f2,0(r1)
        dadd r1, r1, #8
        dsub r4, r3, r1
        bnez r4, loop
        dadd r2, r2, #8
resto:
        s.d f4, 0(r2)
        add.d f4, f0, f2
        s.d f4, 8(r2)
        trap #0
                          ; Program end
```

This program is stored in file dapysp.s. Execute the following command:

```
mips-m -s html -d c -c 1 -f dapysp.s
```

Check the correctness of the result and note the execution time. Calculate the resulting CPI. Quantify the speedup with respect to the original program.

## Development of a new program

In this section of the lab we will assume that latencies for the adder and the multiplier are of 2 and 4 cycles respectively (options -a 2 -m 4 for running the simulator).

1. Write the MIPS code for the execution of the operation  $\vec{Z} = a * \vec{X} + \vec{Y}$  (DAXPY loop). Consider that each array to process contains 64 floating point numbers.

Take as reference the program stored in file daxpy.s.

IMPORTANT: In case of having an error of type "undefined label (etiqueta indefinida) o syntax error", please check whether the error is one of those listed in the Annex A of this lab.

Execute the program in the simulator. Do not forget to signal the simulator the method to solve hazards (options  $-d \ c \ -c \ 1$ ) and the operator latencies. Evaluate the resulting performance.

2. Apply the *loop unrolling* technique to the developed code, reorganizing the code, when necessary in order to reduce the inserted stalls.

Use as reference the program developed in section a), by copying it previously to another file (such as <code>daxpyu.s</code>). Write the new code and execute it. Do not forget to signal the simulator the method to solve hazards and the operator latencies. Evaluate the resulting performance and compare it with the base version.

Have stalls been eliminated? If this is not the case, explain the causes of this situation.

## Subset of MIPS instructions supported by the simulator

Load/store

ld Rx, desp(Ry) sd Rz, desp(Ry)

Arithmetic, logic and shift

| dadd Rx, Ry, Rz | daddi Rx, Ry, Imm |
|-----------------|-------------------|
| dsub Rx, Ry, Rz | dsubi Rx, Ry, Imm |
| and Rx, Ry, Rz  | andi Rx, Ry, Imm  |
| or Rx, Ry, Rz   | ori Rx, Ry, Imm   |
| xor Rx, Ry, Rz  | xori Rx, Ry, Imm  |
| dsra Rx, Ry, Rz | dsra Rx, Ry, Imm  |
| dsll Rx, Ry, Rz | dsll Rx, Ry, Imm  |
| dsrl Rx, Ry, Rz | dsrl Rx, Ry, Imm  |

Comparison:

| seq Rx, Ry, Rz | seq Rx, Ry, Imm |
|----------------|-----------------|
| sne Rx, Ry, Rz | sne Rx, Ry, Imm |
| sgt Rx, Ry, Rz | sgt Rx, Ry, Imm |
| slt Rx, Ry, Rz | slt Rx, Ry, Imm |
| sge Rx, Ry, Rz | sge Rx, Ry, Imm |
| sle Rx, Ry, Rz | sle Rx, Ry, Imm |

Conditional branch

| bnez Ry, Desp | bc1t Desp |
|---------------|-----------|
| beqz Ry, Desp | bc1f Desp |

Floating point load/store

```
l.d Fx, desp(Ry)
s.d Fz, desp(Ry)
```

Floating point arithmetic

```
add.d Fx, Fy, Fz
sub.d Fx, Fy, Fz
mul.d Fx, Fy, Fz
div.d Fx, Fy, Fz
```

Floating point comparison

| c.eq.d Fy, Fz |
|---------------|
| c.ne.d Fy, Fz |
| c.lt.d Fy, Fz |
| c.le.d Fy, Fz |
| c.gt.d Fy, Fz |
| c.ge.d Fy, Fz |

Others

nop trap

#### Annex A

Most common errors are:

- The file has been edited in Windows and it includes carriage returns '\r' that can be eliminated using the command: tr d "\r" <  $fichero\_original > fichero\_sin\_r$
- .data is missing in the code.
- One of the included labels has been duplicated.
- The adequate instruction to load double precision floating point data is *l.d.* The use of *ld* is not correct in this case.
- The adequate instruction to add *dword* integers is *dadd*. The use of *add* is not correct in this case.
- The adequate instruction to add double precision floating point data is *dadd.d*. The use of *add* is not correct in this case.
- The adequate instruction to substract *dword* integers is *dsub*. The use of *sub* is not correct in this case.
- The adequate instruction to multiply double precision floating point data is *mul.d.* The use of *mult* is not correct in this case.
- The adequate instruction to store double precision floating point data is *s.d.* The use of *sd* is not correct in this case.